Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

help for adding coregen single port ram to a vhdl of a custom IP

Status
Not open for further replies.

aminbahrami

Junior Member level 3
Joined
Aug 15, 2011
Messages
25
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,580
Hi all

in ise we use CoreGen to add single port rom and specify a coe file as initial data to the created single port rom then we portmap it and use it.:p

I want to integrate microblaze and VHDL together in xps.

I created a project in xps using bsb.

then I created a custom peripheral and added my VHDL code using this peripheral(by instantiating my code instance to user logic).

now I want use from a single port rom in my VHDL because I have so many initial data for process.

can anyone help me plz?
thanx
 

Thanx my dear friend
It was so useful for me
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top