Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

[SOLVED] biasing for maximum swing for LNA

Status
Not open for further replies.
V

v_naren

Guest
Hi members
has anyone ever analyzed on how much Vgs is to be fixed for a MOSFET to obtain maximum "symmetrical" signal swing at the output for the inductive source degeneration LNA using a MOSFET?

I am trying to obtain input impedance match and simulatneously maximum signal swing....and am finding it very difficult to interpret the signal swing criterion.

I understand very well how to bias a simple discrete circuit single stage CS or CE amplifier. We draw AC and DC load lines and all but here I seem to have some difficulty if I use same approach of trying to plot the AC load line!!!!!

the DC loadline is just Vds=Vdd

atleast can some one throw some light on how to bias for maximum voltage and current swings while keeping mosfet in saturation!!!

cuz if one biases for maximum voltage and current swings thru the FET then one automatically obtains best design....


some one please help!!!!

pleaseeee


no book ever deals with this aspect....all books only do analysis but never talk about biasing for signal swings for RF circuits!!!!
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top