Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Sampling Duty Cycle & Switch linearity

Status
Not open for further replies.

shico90

Junior Member level 2
Junior Member level 2
Joined
Apr 7, 2011
Messages
23
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,418
Hello, Is there a conditiong for the duty cycle of the sampling frequency. I know that the sampling frequency should be twice or more the signal frequency but what about the duty cycle. Does it have to be 50%? when I make it 50% I have good linearity with the sampling NMOS switch but when I make it 15% I have really bad linearity with high distortion. Can anyone help please?
 

Usually its 50% Duty Cycle and most ADC's use a leading edge to clock and you want to maintain that to keep slew from effecting you.
However your sample rate should be about 10X in maximum incoming frequency you wish to sample in order to get a good result. Since the input signal is usually not synchronized with the sample rate, you can easily get a distorted capture that's not representative to the actual input signal.
I did a lot of work with Analog to digital conversion of voice to transmit digitally over the air and then reconvert it back to voice.
To do it properly and maintain signal coherency we used a sample rate of about 200khz. Which is audio max 20khz x 10.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top