Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Questions about pll jitter

Status
Not open for further replies.
the ripple is caused due to the up and down pulses generated by the pfd even after the pll has acquired lock.so the cause of your problem is the pfd.

regards
amarnath
 

2 amarnath
the pfd works at 20Mhz,why the ripple frequence is 120Khz?
 

dont worry about the frequency of the ripple,just worry about the amplitude of the ripple.i advise you to change the value of the loop filter capacitance and see the amplitude of the ripple.

regards
amarnath
 

u can also do the same using the functions in the calculator of cadence ic.

regards
amarnath
 

Status
Not open for further replies.

Similar threads

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top