dshoter13
Member level 4
Hi guys,
I am trying to place and route a digital design. During the pre place time analysis, the software (Innovus) issues a warning alerting that the slew rate of the several cells is out of bounds with regard to the value specified in timing lib. The weird thing is that I am specifying a maximum slew rate (max transition time) of 0.6ns, while the min bound of the lib is 0.5 ns. Unfortunately, during time analysis the Innovus software is considering that the slew rate is 0.25ns. My user design rule violations are less stricter than the ones specified by the tech (max capacitance etc).
Any suggestions regarding this?
Thank you for your time.
With best regards
P.S. - Although this software is different from SoC Encounter, almost all the commands and warnings are the same
I am trying to place and route a digital design. During the pre place time analysis, the software (Innovus) issues a warning alerting that the slew rate of the several cells is out of bounds with regard to the value specified in timing lib. The weird thing is that I am specifying a maximum slew rate (max transition time) of 0.6ns, while the min bound of the lib is 0.5 ns. Unfortunately, during time analysis the Innovus software is considering that the slew rate is 0.25ns. My user design rule violations are less stricter than the ones specified by the tech (max capacitance etc).
Any suggestions regarding this?
Thank you for your time.
With best regards
P.S. - Although this software is different from SoC Encounter, almost all the commands and warnings are the same