Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

how to protect my RTL source code?

Status
Not open for further replies.

liuzhili

Member level 3
Joined
Oct 3, 2002
Messages
65
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,286
Activity points
397
How to encrypt synthsisiable RTL code to only behaviorable code?
so that others only could use these code to simulate it but can not synthsis it!
so far as I know , vcs support it ,use option +protect, but how about other simulator? like ModelSim ,and so on. If do,how to?
Thank you very much!
 

This is what I would do...

Write your RTL.
Synthesize it.
Imaging is a X!linx device, build it with ISE
Create a post place and route simulation model...

there are some options there like simulator you use, VHDL or Verilog and that kind of thing...

it generates a totally device specific code with lots of hdl lines, it can be simulated bloody slow and it's encrypted (it's not giving awya your RTL), just a target specific version of it.


-maestor
 

for modelsim,
you can use vcom -nodebug to do it.
good luck.
 

u can use cadence tools to pretect it
 

It only protect seeing source code.
 

Hi gaonkc,

Could you talk a bit more about those C@dence tools?

Thx,

-maestor
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top