Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
The following is about the ASIC design flow:
Design Specification-->Design Partition-->Design Entry:Verilog Behavioral Modeling-->Simulation/
Functional Verification-->Design Integration and Verification-->Presynchesis Sign-Off-->Synthesize and Map Gate-Level Netlist-->Postsynthesis Design Validation-->Postsynthesis Timming Verification-->
Test Generation and Fault Simulation-->Cell Placement,Scan Chain and Clock Tree Insertion, Cell
Routing-->Verify Physical and Electrical Design Rules
-->Extract Parasitics-->Postsynthesis Timming Verification-->Design Sign-Off-->Production-Ready Mask
While in 90nm and below ,the flow maybe have a little differences.
I suggest you can refer to <Application Specific Integrated Circuit > by John Smith.
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.