Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

How to give constraints to package designer and PCB?

Status
Not open for further replies.

torlies

Newbie level 4
Joined
Sep 22, 2005
Messages
5
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,334
We are now going to re-build a new package and PCB of one old chip.
The package design house need us to give out a detailed constraints on some aspects such as impedance, longest wire(or worst delay), insertion loss/return loss, time skew in group, etc. I dont know how to finish some of them as none in our lab did that before.

Can anyone told me how to give out these constraints?

Especially, the PC133 DRAM controller module is important in this problem. Can anybody give me an example of how to give constraints of it?
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top