Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

SSTL VIH(ac) levels according to DDR3 SDRAM

Status
Not open for further replies.

Razob

Newbie level 2
Joined
Nov 22, 2009
Messages
2
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,293
Hello, everybody!
I have some misunderstanding about VIH(ac)\VIL(ac) SSTL levels.
Timing specification for DDR3-1066 SDRAM normalized by this levels, for example data setup time tDS is 25ps@AC175 and 90ps@AC135.
Which one of all levels I should use in my timing budget calculation?
Levels are determined by configuring the controller? or they are fixed for specific controller or SDRAM?
Hope for you help)
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top