Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

CTS design challenges

Status
Not open for further replies.

ramesh28

Member level 3
Joined
May 21, 2013
Messages
57
Helped
1
Reputation
2
Reaction score
1
Trophy points
1,288
Activity points
1,670
Hello all,

Discuss here the design challenges of clock tree synthesis.
CTS quality checks: skew, minimum pulse width, duty cycle, latency, slew, clock tree power, signal integrity and cross-talk.

From these checks, which check we have to give more priority?
Can anyone arrange these term acc. to priority in ascending order considering various design aspects like timing, power, area etc?
And explain why we go particular checks ahead of others?

Thank you..
 
Last edited:

We need to achieve all of these together.
Only power might be a issue in low power.
Apart from that all the others r required.

You need to signoff with the all the above checks.
 
Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top