Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

[SOLVED] Direct Digital Frequency Synthesis with fractional steps

Status
Not open for further replies.

nanock

Member level 1
Joined
Mar 13, 2011
Messages
40
Helped
1
Reputation
2
Reaction score
1
Trophy points
1,288
Activity points
1,564
Hi,
I implemented a integer-N pll based frequency synthesizer but it takes 2m second to lock at desired frequency. But my adviser didn't accept it.
Now I want to use DDFS but my project's details are as below:

1- output frequency between 880 MHz and 912 MHz
2- reference frequency 880 MHz or 900 MHz
3- step size 125 KHz

And the question is how can implement 125 khz?
thanks
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top