Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Charge-pump in RFID and high VDD tolerance of transistors in LDO circuit.

Status
Not open for further replies.

alex2013

Junior Member level 2
Joined
Jun 14, 2013
Messages
20
Helped
5
Reputation
2
Reaction score
3
Trophy points
3
Activity points
0
Hi,
My question is regarding charge-pump which is used to salvage current from RF signal to power an RFID circuit.
My understanding is, because the current must continue to be available even when there is a small gap in the RF signal, the charge pump must charge its load capacitor up to a voltage which is higher than the normal VDD used for the rest of the circuit. Now, most of the circuit (including the digital parts) will get power supply from a regulated voltage output of an LDO. But what about the LDO itself? how do people make sure that LDO circuit wont be broken as it will be driven by a voltage much higher than the standard VDD for the particular process?
Any pointer to an example implementation will be much appreciated.
Thanks in advance.
 

Many PDKs offer I/O cells for signal interfacing from/to higher voltages than the core supply voltage. These I/O cells contain transistors with higher voltage ratings, due to thicker gate oxide thickness, and using larger widths and lengths than the corresponding minimum values for core transistors.

If this "high voltage" option is available, you can use such transistors in the core region, too.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top