Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
If it's from the documentation for the Xilinx memory cores, it is a shorthand way of referring to ports ADDRA[m:0] or ADDRB[m:0].
It gives a variable for the upper index of the bus because that is, of course, configurable by you. ADDRA could be 2 bits wide (m = 1, or [1:0]) or it could be 64 bits wide (m=63, or [63:0])
You probably saw this on a table in the core documentation that has the typical port list for your selected core.
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.