dainis
Advanced Member level 4
- Joined
- May 15, 2001
- Messages
- 1,125
- Helped
- 53
- Reputation
- 106
- Reaction score
- 9
- Trophy points
- 1,318
- Activity points
- 9,270
xsv board code
h**p://w*w.itee.uq.edu.au:80/~peters/xsvboard/
These projects are a collection of resources to be used with the XSV board v1.0, produced by XESS Corp. This board contains a Virtex FPGA from Xilinx Inc. and support circuitry for communicating with a wide variety of external devices. This set of resources is designed to provide a set of VHDL entities that act as interfaces to the various capabilities and devices on the XSV board, as well as sample designs that demonstrate the use of the board’s main features. The resources were developed internally by students working for the School of Computer Science and Electrical Engineering in the University of Queensland, Australia. They are made publicly available in the hope that they may be of some help to others who are starting work on similar projects. All VHDL projects were created in Foundation 3.1.
Most of these resources consist of VHDL source code and the accompanying documentation. Below are a list of fully documented projects that were completed, as well as commented source code and the constraint files for each project. Please feel free to contact the authors with any questions or problems, or notify us about any updates that you have done.
Introduction and Tutorials
CPLD SVF File Descritions
Audio Project
PC to SRAM Interface
PS/2 Interface
SRAM Interface
Video In
VGA Out
VHDL IP Stack !!!
h**p://w*w.itee.uq.edu.au:80/~peters/xsvboard/
These projects are a collection of resources to be used with the XSV board v1.0, produced by XESS Corp. This board contains a Virtex FPGA from Xilinx Inc. and support circuitry for communicating with a wide variety of external devices. This set of resources is designed to provide a set of VHDL entities that act as interfaces to the various capabilities and devices on the XSV board, as well as sample designs that demonstrate the use of the board’s main features. The resources were developed internally by students working for the School of Computer Science and Electrical Engineering in the University of Queensland, Australia. They are made publicly available in the hope that they may be of some help to others who are starting work on similar projects. All VHDL projects were created in Foundation 3.1.
Most of these resources consist of VHDL source code and the accompanying documentation. Below are a list of fully documented projects that were completed, as well as commented source code and the constraint files for each project. Please feel free to contact the authors with any questions or problems, or notify us about any updates that you have done.
Introduction and Tutorials
CPLD SVF File Descritions
Audio Project
PC to SRAM Interface
PS/2 Interface
SRAM Interface
Video In
VGA Out
VHDL IP Stack !!!