Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Use of ASITIC inductor Lauout in LNA circuit simulation and layout in Cadence

Status
Not open for further replies.

kapil86

Newbie level 4
Joined
Jul 9, 2010
Messages
7
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Location
india
Activity points
1,328
I have extracted PI model parasitics of inductor in ASITIC and imported CIF file in Cadence. It is visible in cadence layout window.
How to use this layout of inductor in my LNA (low noise amplifier) circuit and layout for Schematic and DRC ,LVS respectively. Please help me its very urgent for me. waiting for solutions.

Thank you
 

built the PI model with ideal R,C,L
you can simulate it
but it is impossible to DRC and LVS
 

Dear fanshuo,
Thank you to reply, the Schematic simulation i will do using ideal R,L,C. but how to verify my Schematic simulation results to post layout simulation its also necessary at high frequencies.
 

By using ASITIC, you should have all the parasitics of the inductor alone
but you can not simulate it with the rest of the circuit for post layout simulation
i do not think it is possible
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top