Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Timing difference between Write and Read cycles in MIG for DDR3

Status
Not open for further replies.

syedshan

Advanced Member level 1
Advanced Member level 1
Joined
Feb 27, 2012
Messages
463
Helped
27
Reputation
54
Reaction score
26
Trophy points
1,308
Location
Jeonju, South Korea
Visit site
Activity points
5,134
Hello all,

First of all, my specs are belo
Virttex-6, MIG for DDR3
Using Xilinx ISE
User Interface of MIG

Does any one knows the timing difference between write and read cycle.
I am issuing the Write commands consecutivly, and even that too with sets. i.e. 400 sets of 100 write commands.

After the last write command is issued, it means the data is organizaed in the 3D fashion by the algorithm I have decided. Now I want to fetch the data. But I cannot understnad for how many clock cycles(or in other words for how much time) should I wait to issue the first Read command. Note that read command is also issued consecutively, but this time somewhat like 400 sets of 100 commands each.

Unfortunately, I could not find this specific info in the data sheet.

Also, does the read command takes much longer time than the read command?

How much time difference should I give between two sets of read commands.



Waiting eagerly
 

In DDR3 datasheet check for read and write Latency....it will be mentioned in datasheet
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top