Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

[Synopsys] ICC vs Design Compiler

Status
Not open for further replies.

ivlsi

Advanced Member level 3
Joined
Feb 17, 2012
Messages
883
Helped
17
Reputation
32
Reaction score
16
Trophy points
1,298
Activity points
6,868
Hi All,

I'm familiar with Synopsys Design Compiler. How ICC is different? Does it just use P&R information instead of WLM? How is the flow different for the block-level synthesis?

Thank you!
 

Hi,

DC is a synthesis tool which means it does logic mapping and optimization. ICC is a PnR tool i.e Placement and routing tool. It has a vast use. You can start with WLM but after CTS and routing, you have to extract SPEF (parasitic information) and back-annotate it to compute your timing and voltage. You can also use DC in topo mode wherein you can feed the SPEF and floor plan information and the DC can do a far better optimization in saving area and congestion, but ultimately you will have to place it in ICC and visually check for the congestion hot-spots etc... In fact at a later stage every bit of input - timing, voltage, IR, PV, LEC - every feedback comes to the PnR guy, even the fixes and he decides where and how to implement the fixes. Ex. if there is a timing violation and the Timing guy asks to add a buffer on X net. The PnR guy checks if adding a buffer in that area is possible or is there a blockage there or huge congestion.
ICC is the heart of PnR.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top