Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Reduced Media Independent Interface

Status
Not open for further replies.

Madhub

Newbie level 2
Joined
Mar 16, 2012
Messages
2
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,292
Hi,
I am using Reduced Media Independent Interface (RMII) in my design. For this, I am giving a 25 MHz crystal to Ethernet PHY chip. The chip has a 1.2 V internal regulator and generates the required 50 MHz clock required for RMII and this is fed to the processor. My question is, how this 50 MHz helps to generate 100Mbps speed from Processor to PHY and vice-versa ?

Regards,
Madhu
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top