Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Reduce FM PLL noise

Status
Not open for further replies.

Synaps3

Member level 1
Joined
Oct 14, 2014
Messages
37
Helped
0
Reputation
0
Reaction score
0
Trophy points
6
Activity points
358
I am using one of those all in one FM stereo transmitter chips. It works very well, but there is a lot of phase noise from the PLL. The chip's default crystal clock speed is 32khz, but the datasheet says the device can be programed for several crystals all the way up to 38.4mhz. Would increasing the clock speed reduce the PLL noise in any way? Is there any other way to reduce this or is it just part of the design?
 

Please state which chip you are talking about, and also quantify the phase noise measured ?
 

Yes, if you use higher clock frequency it will decrease the overall phase noise.
The phase noise of a 38 MHz crystal oscillator is slightly higher than the phase noise of a 32 kHz crystal oscillator, but the overall phase noise of the crystal oscillator is reduced by the number (N) of the PLL reference dividers on a rate of 20*LOG(N).
 

As a thumb rule, would it be correct to say that the higher the feedback divider ratio N (for a lower frequency ref clock), the higher the phase noise ? Add to this that presumably the PLL must be capable of generating multiple outputs with that same fixed crystal, so presumably a fractional-N divider is used, which adds to the noise spurs output ?
 

Status
Not open for further replies.

Similar threads

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top