Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Qustion about Calibre DRC error which is related to the corner of the area of layout

Status
Not open for further replies.

mamadmn

Junior Member level 1
Joined
Feb 27, 2014
Messages
19
Helped
0
Reputation
0
Reaction score
0
Trophy points
1
Activity points
133
There is an error in Calibre DRC
It says that I should not have any device in the corner of area... Then I think I should use a layer to define the area of layout. But I don't know which layer I can/should use?


Thank you
 

Usually the corner area is already defined by the DRC rules. Check them!
 

Hello,
Thank you
I have several errors like DOD.En.2(xxxxx.En.1 for all metals too) which is "enclosure by chip edge >= 0.6" ..... Then I don't know how to define the chip edge or use a special layer.
Thanks
 

Can you define chip edge by the layer prBoundary.

Or if unsure load layoutXL (if cadence is used) and let it define your chip edge.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top