Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Programmable integer divider in Phase locked loop (PLL )

Status
Not open for further replies.

Dines

Newbie level 5
Joined
May 12, 2022
Messages
9
Helped
0
Reputation
0
Reaction score
0
Trophy points
1
Activity points
106
We are using programmable integer divider of this PN : UXN40M7K in our Phase locked loop (PLL ) system. We are facing 2 problem for practical implementation. In the programmable integer divider as electrical characteristics suggest that maximum power to give Pin (dBm) at 10 for division. .

We have given maximum power for input but division isn't happened. It is working only if we exceed the range, for example Pin (dBm) to operate at 10-15 dBm (more than that of suggested max power). An another problem we have faced it, divide modulus control logic for division. they suggested the control logic for 4 division but we tried with the same logic instead to giving 2 division at output.

Can anyone please share your view on this ?
 

There might be a problem with input signal connection, e.g. missing AC coupling. Can you show how you apply the input signal, what's the frequency range you are testing?
 

Dividers work in limits of applied input power. Beyond these levels ( both, lower and higher ) the divider either oscillates or saturates. Therefore you should request "safe operating input level" specification from the manufacturer.
 

did you read the DATA SHEET?
specifically, they want you to feed the inputs DIFFERENTIALLY, thru DC Blocking capacitors, and use the internally generated Vcm to achieve the proper DC bias operating point.

are you doing all three of those things?

the outputs need to be ac coupled too with a very specific bias network.

Read up on figures 17 and 18 in the data sheet an come back here to discuss further.

If you did not use the corect biasing methods required,you probably blew out the chip. so solder on a new one and start again.
 

There might be a problem with input signal connection, e.g. missing AC coupling. Can you show how you apply the input signal, what's the frequency range you are testing?
We are operating from 10 to 15 GHz and Input is differential signalling at 4 and 5 as per in the pin configuration.
 

Are you sure that you are reading, interpreting the datasheet correctly? When I see you mention a "maximum to get division" that makes no sense but from doing more than a few electrical tables I might guess that you're looking at a spec for the maximum that the "minimum power to get division" can be. Get it? They guarantee that if you're above this max, Pmin(in) number it'll work. And that seems to be the story. So?
 

Status
Not open for further replies.

Similar threads

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top