Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

problem about pipelined adc

Status
Not open for further replies.

lhlbluesky

Banned
Joined
Mar 30, 2007
Messages
558
Helped
5
Reputation
10
Reaction score
5
Trophy points
1,298
Location
china
Activity points
0
for a 10 bit 1.5 bit per stage pipelied adc,how to simulate the transfer characteristic curve vout~vin?
someone says using a ramp input can be ok,but ramp is tran signal,then how to get the curve of vout~vin?
besides,how to simualte the noise of pipelined adc?and what's the range of noise value?in the order of several uV?
 

Give a slow varying ramp input to your MDAC block.. You must get a residue plot as shown in this figure.. This one is for one block.. You cascade many such blocks.. The frequencey of the residue(i mean the periodicity) increases with the stages..



Added after 1 minutes:

To simulate the noise, we used the noise analysis available in Cadence.. It must be in few uV usually.. The noise floor is set by assuming the quantization noise dominates over the thermal noise(KT/C noise)..
 

Status
Not open for further replies.

Similar threads

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top