Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Pls explain the principle of this circuit in details

Status
Not open for further replies.

samuel

Full Member level 3
Joined
Nov 15, 2004
Messages
171
Helped
1
Reputation
2
Reaction score
0
Trophy points
1,296
Location
world
Activity points
1,143
Object: want to transfer some charge from STORE PMOS to Cap.

I just know that it is analog shift register similar 3 phase CCD structure, but i dont kow how it perform this task. Anyone can tell me how it works.

Thankyou very much

Control Sequece as attachment control sequence files.

Circuit as attachment circuit schematic.
 

read the book on MOS transistor and circuit design by kang...it has details about such structure...i.e.. how much every node charges by bcoz for MOS to conduct Vgs>Vt...apply this idea and u'l reach 2 da answer..
 

    samuel

    Points: 2
    Helpful Answer Positive Rating
thanks,eda_freak.

where to find this book you mentioned?
 

samuel said:
thanks,eda_freak.

where to find this book you mentioned?

Maybe you could ask for it in a university or technical library.

There exists an inter-library service too when you may get a book in 1-2 weeks' time so your local library may also of help.

rgds
unkarc
 

MOS transistor and circuit design by kang.


Anyone can introduce this book in details?
 

where can download this book
 

This circuit should conduct a perfect '1' and a bad '0'. Hence the output will be VDD when all the inputs are high and VTH above GND when the inputs will be zero. The rest of it is all timing information. The VTH of the which device is determined by the input timing information.

Added after 2 minutes:

Oh I am sorry that I did not notice the NMOS device. But the logic to be looked into is that PMOS is a bad conductor of zero and a good conductor of one and the opposite is the case for the NMOS.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top