Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

matching in ic layout design

Status
Not open for further replies.

nsai

Newbie level 5
Joined
Apr 3, 2010
Messages
10
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Location
india
Activity points
1,523
hello
am new to analog layout design and i just started my career in the same
can any one explain about matching in ic layout design with sample exercises.
i came to know the various techniques available for matching and am not able
to understand them.so i want them in diagrams .
 

this might help.

this was my seminar report on Analog Layout Techniques in VLSI.
 

Attachments

  • Analog Layout Techniques in VLSI.pdf
    1.4 MB · Views: 412
Last edited:
hello
am new to analog layout design and i just started my career at Sicon technologies.
Can any one explain about ic layout design with sample exercises.
i came to know the various techniques available for matching and am not able
to understand them.so i want them in diagrams .
 

RULES FOR MATCHING
TRANSISTORS:

Use identical finger geometries.

Use large active areas.

For voltage matching keep Vgst small.

For current matching keep Vgst large.

Use thin-oxide devices in preferance to the
thick-oxide devices.

Orient transistors in the same direction.

Place the transistors in the close proximity.



Keep the layout of the matched components as
compact as possible.

Use common centroid layouts.

Avoid using extremely short or narrow
transistors.

Place dummy segments on the ends of arrayed
transistors.

Place transistors in areas of low stress
gradients.


Place transistors well away from power devices.

Donot place contacts on top of active gate area.

Donot route metal across the active gate region.

Keep all junctions of deep diffusions far away
from active gate area.

Place precisely matched transistors on the axes
of symmetry of die.



Donot allow the NBL shadow to intersect the
active gate area.

Connect gate fingers using metal straps.

Consider using NMOS transistors rather than
the PMOS transistors.
 
read the book

Hastings, Alan. The Art of Analog Layout. New Jersey:
Prentice Hall, 2001.

This is good one !!
 
Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top