Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

low power multiplexer design

Status
Not open for further replies.

meliT

Newbie level 4
Joined
Jul 16, 2013
Messages
5
Helped
0
Reputation
0
Reaction score
0
Trophy points
1
Activity points
40
Dear all,
Hi.
I tended to design a low power 32-to-1 multiplexer and compare the DC extraxted power result with original one. I thought of tree of 2-to-1 blocks of MUXs. But not only the result does not show any improvement, but also the original MUX has lower power and higher slack time. I mean, even if I wanted to cover the increased power result with an improved PDP, it was not possible because neigther the time report has no improvement comparing to original MUX.
Does any one has any idea why I can't get the results I expected? :-(
Thanks in advance
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top