Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

How to set the bias voltage of cascode op?

Status
Not open for further replies.

fxxjssc

Member level 4
Joined
Jan 6, 2006
Messages
79
Helped
2
Reputation
4
Reaction score
0
Trophy points
1,286
Activity points
1,879
hi all,
I am designing a cascode op. It really works when I use the way of try and error
to set bias voltages in the op. But I don't know if there is ease way?
thanks
jason
 

assume the bias voltage is vb.,
the below transistor vds is vgs1-vth1.
so the vb should be grater than vgs1-vth1+vgs2.
it will give the minimum value of vb for the cascode opamp.
 
hi nagula,
my op is two stage with second stage cascoded. you know it like improved basic two stage OP. I just add one common gate PMOS between output and former PMOS current source. The same way add one NMOS between output and second amplifier NMOS transistor. My problem is such configuration is not robust. if gate voltage of amplifier NMOS changed a little, some transistor will
get into linear region. would you like help me ?
Thanks
 

Status
Not open for further replies.

Similar threads

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top