Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
i don't know much about tool perspective, but, recently, we have a concept called power-gating very much akin to clock gating. concepts called multi-vdd and multi-Vt are also used to reduce power consumption. to get a better idea, read "low power design methodologies" by jan rabaey.
You are wrong on both counts. Both clock gating and Vt swapping are usually at least improved upon in the back end (post synthesis). In fact, most companies do Vt swaps on post-layout netlists since the timing is more accurate.
Beyond this, back end designers can attempt to route signals that belong to fast clock domains on metal layer with lower cap / um of minimum width wire. They can try to space out fast switching signals with more than minimum spacing. Improve flloor plans to reduce long routes.
I think multi-vdd should use difference voltage libraries to synthesis, right?
Anyone can tell me how do it detailly? Or intraduce some papers.
Thanks.
The biggest problem back end operations and so much constrained by design constraints and system deign, practically power reduction is not possible in back end operations. In Layout also, sloppy layout can increase current consumption but good layout cannot decrease power!!!!!!
For multi-vdd u can use different libraries for synthesis. The layout itself is divided into several voltage domains. When a cell from low-voltage domain speaks with cell in high-voltage domain, then you have to use level shifters for that.
There are many methods and technologies to reduce the total power consumption on a chip design.
In general, the total power consumption is sum of two components:
1. Static power consumption ( Standby power)
It is known as leakage power.
2. Dynamic power ( Active power)
2.1 Discharging/Charging external cap. (SWCAP power)
2.2 Internal power.
power islands or power domain swtiching ..
clock gating, multi voltage domain ..these r few low power design techniques but HOW r thry implemented????????????
is it front end or back end job...?
I think front end synthesis will hav different libraries for each voltage domain .... correct me if i'm wrong
thanks
Shiv
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.