Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

How to plot jitter tolerance in cadence with verilog-A behavior model

LiaoJJ

Newbie
Joined
Apr 28, 2024
Messages
1
Helped
0
Reputation
0
Reaction score
0
Trophy points
1
Activity points
11
Hi,
I design a 1/5 rate clock and data recovery (CDR) , and I have designed a behavior model with verilog-A.
But I have no idea how to plot jitter tolerance to verify the specification.
The papers I research mentioned can use a checker to check the recovered data and PRBS data to get bit error rate(BER), but it is time-consuming.
Does everyone have relevant experiences?
Thanks a lot!
 
Jitter comes from nonideal stuff. Has your veriloga any
coverage of things like

delay dependence on input slew rate
delay dependence on power supply voltage
application circuit's lead inductance
application circuit's incoming voltage ripple and filter cap ESL, ESR and C
transistor history effects, self-noise of various forms

This analysis would usually be done with transistor level
models and hopefuly with circuit level parasitics and noise
sources represented.
 

LaTeX Commands Quick-Menu:

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top