Gilbert Cell comparator in Flash ADC problems

Status
Not open for further replies.

chickenkill

Newbie level 3
Joined
Jan 9, 2010
Messages
4
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Location
Hongkong
Activity points
1,302


Hi, friends~~
Recently I design a Gilber Cell comparator for Flash ADC demonstration by III-V process. I have refered some GaAs guys' design, and find they modified the prototype, and add a level-shift at the end for the feedback signal. (refer to pic)

I don't think such structure can enhance gain or speed. I guess Maybe the level-shift can low down the common-mode voltage, for protecting the Schottky Gate of second stage. Is it right? Because of the CMRR capability of diff pair, could us delete the level-shift for simpler design?

Another problem is about the layout routing. Typically, the diff pair should be loacted in symetry, but the design dismiss this rule for simpler layout. Is it acceptable?
**broken link removed**
 

Status
Not open for further replies.
Cookies are required to use this site. You must accept them to continue using the site. Learn more…