Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

For a complex clock generator subblock, how to handle CTS?

Status
Not open for further replies.

chris_li

Member level 2
Joined
Nov 7, 2005
Messages
42
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,286
Activity points
1,569
Hi Guys,

I got a design(without PLL), which includes a "clock generator" driving the whole chip. The "clock generator" has one clock root and generate many clocks by using different logic circuits, especially there is no divider circuit! In other words, only logic gates in this subblock, but the combinational circuits look not simple!!!

As above, I wonder whether I should sort out ALL the gates on each clock distributed path from root to generated clock and declare them not as clock sink when CTS?


Thanks.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top