Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Design two stage op-amp using gm/id

Status
Not open for further replies.

livecf

Newbie level 5
Joined
Apr 7, 2022
Messages
10
Helped
0
Reputation
0
Reaction score
2
Trophy points
3
Activity points
137
I try to design a two-stage amplifier using gm/id method. I calculated the gm for the input pmos pairs' gm using GBW, set the gm/id = 16 and using id/W chart to get the width of them. However, when I simulate it, the input pair gm is off by 30% (600u -> 400u).

Also, when I size the M5 using the current of M1 and M2, choose the gm/id = 10, and get the width using id/W. The same thing happened.

What might be the cause for this behavior?

Is it related to input common-mode voltage. I set the input common-mode to 0.5V and my VDD is 1.8V.
 

Attachments

  • paper325-329-fig-1-source-large.gif
    paper325-329-fig-1-source-large.gif
    36.8 KB · Views: 164

Better to show the schematics from Virtuoso. Your transistors are probably out of saturation, you did not characterize (gm/id, id/W, etc.) them correctly, or you made a mistake in the design steps. gm/id will also change slightly with L, so it is better to characterize it for several lengths to increase the accuracy.
To maximize input and output voltage range/swings, common-mode voltages are usually set to about VDD/2.
 

Did you put your amplifier in a feedback configuration to stabilize the DC operating point in your simulation?
 

Did you put your amplifier in a feedback configuration to stabilize the DC operating point in your simulation?
That would be a good idea. But could I get open loop dc gain and GBW from close loop configuration?
 

That would be a good idea. But could I get open loop dc gain and GBW from close loop configuration?
If you are using Virtuoso, use iprobe (at the output of the OTA, inside the feedback loop) and run an STB analysis to get the loop gain. Under unity-gain configuration, loop gain frequency response is equal to the open-loop frequency response.
 

That would be a good idea. But could I get open loop dc gain and GBW from close loop configuration?


arthorios explained it correctly. You can rely on proper biasing for open loop simulation of high gain amplifiers. You need a feedback at least for DC.​


 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top