Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

DDR3 timing analysis-CO-simulation

Status
Not open for further replies.

Neeru Agarwal

Newbie level 1
Joined
Apr 9, 2011
Messages
1
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
1,287
I am doing SI-CO-Simulation for DDR3 memory interface using hyperlynx 8.0 DDRx timing wizard. During SI in the address and DQS lines i find multithreshold crossing. I would like to know the probable reason for it. Is there any measures to be taken on the layout.
 

Hi Neeru,

I have not tried out Co simulation option so am not able to help in that.
@ All: I have similar query in DDRx wizrd spreadsheet. We have an APPNOTE for interpretting wizard results for timing so that is clear. My question is related to SI measurement spreadsheet avaialble.
How are max rise delay, Max slew time calculated as per JEDEC standards we have spec for Slew rate derating(V/ns). While simulating I am encountering violations in max slew time [ps]. Can some one clarify how to interpret the results obtained in SI measurement.

Thanks in advance.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top