BIT TIMING ERROR MEASURMENT IN QPSK DEMODULATION

Status
Not open for further replies.

pavan_85

Member level 1
Joined
Jul 3, 2008
Messages
33
Helped
1
Reputation
2
Reaction score
0
Trophy points
1,286
Location
hyderabad
Activity points
1,497
HI FRIENDS,
I am working on QPSK Demodulator implementation in VHDL.
We had used Gardners algorithm (Ij-1/2 *[Ij-Ij-1]) for BIT TIMING Loop.
My doubt is whether to delay my next input signal for 2 clk periods.
Or can i give it after a clk delay(since as per algotithm is force two with a duration
of clk period it might give me a different result).

Regards,
Pavan
 

Status
Not open for further replies.

Similar threads

Cookies are required to use this site. You must accept them to continue using the site. Learn more…