Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Assura LVS error with AMS 0.35u ESD Bondpad

Status
Not open for further replies.

ashwatik

Newbie level 3
Newbie level 3
Joined
May 9, 2011
Messages
4
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Visit site
Activity points
1,320
As far as I have scoured the internet and this forum, I have not found this particular question, and this is my first post on this forum, forgive me (and correct me) if I have posted this in error.

I have a question about the substrate connection in the AMS 0.35u process for the Bondpad with primary and secondary ESD protection. I am not sure how to make the appropriate substrate connection in order to get the design LVS clean. I am just trying to understand the bondpad structure at this point, I need to make the bondpad array once I figure this out. I have uploaded a single bondpad with a resistor connected to it and two pins. The LVS will show a pin mismatch error, that is okay for now.

Problem: Layout is not LVS clean, have not run DRC yet. Attached (i) LVS out text file (detects more diodes in layout than in schematic), (ii) schematic (iii) subcell schematic (iv) layout images

Note 1: I have used inherited connections to change the "vdd3o", "vdd3r", "gnd3o" and "gnd3r" to find "vd" and "vs" in the bondpad subcell.
Note 2: I tried adding PD_C vias, but I am not sure if I am doing that correctly.

View attachment lvs_output.txt

single_bondpad.png

single_bondpad_sch.png

single_bondpad_subcell.png
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top