Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Problem with 2-stage flash ADC layout

Status
Not open for further replies.

gunturikishore

Full Member level 2
Joined
Aug 19, 2004
Messages
146
Helped
13
Reputation
26
Reaction score
6
Trophy points
1,298
Location
INDIA GANDHINAGAR
Activity points
1,363
Hi,

My company(Its a small company actually) got a two stage 8-Flash ADC fabricated and it got worst performance. They asked me to debug, when I see the circuit simulation its performance is ok. But when I simulated the post-layout circuit it has problem in the nets input buffers circuits. Its is showing unusual behaviour at one point in a linear ramp input and at other points the performance is ok ( but not exactly linear).

I tried to dig further and I came across a point which I am not sure of how much effect it has on the overall perofrmance.

The input analog signal is buffered in a unity gain opamp and the output of it is going to a Sample and Hold circuit. but inbetween these two circuits the wire is crossing about 8 non-overlapping clock wires laid as a bus, perpendiculalry in the layout. How much the above mentioned layout can have on the overall performance.

I am just practicing the layouts after working for a year on only circuits.

Thank you in advance for the suggestions.
 

ADC Layout problem

The output of buffered opamp is differential ?
 

Re: ADC Layout problem

If it is 2stage flash ADC, it should be fast ADC, isn't it ?
So, single ended is a non-sense, because the digital will make a lot of noise that will come on to signal.
If you keep on working with single ended, split as much as you can analog and digital, especially within the ADC. Split the power supplies, use star-routing. Finally fill any blank layout area with a maximum of decoupling caps :!:
 

Re: ADC Layout problem

Hi Actually the signal is coming single ended into the chip, which is converted to differetial at Sample and Hold stage. All the conversion stages are fully differetial.

My ADC is is targeted for 12MSPS application and we target atelast 16 MHz reliable operation at design level. Circuit is working ok and after layout there is problem.

What I can observe is after somepoint the SHA is going into oscillations. I am not sure how it is happening. I chcked with all kinds of loading the amplifier. There is no way that it can go into oscillations from design perspective. But the layout has probelm definitely. I am trying to figure out whether it is oscillation or some shoot up which may die after sometime.
 

ADC Layout problem

maybe the margin is not enough.
you can include the parasitic cap into the pre-simulation.
 

Re: ADC Layout problem

No it is single ended. From Sample and Hold circuit everything is differetial.
 

Re: ADC Layout problem

I think the LSB comparator's layout ,and the reference is very crtical.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top