Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Configuring the transceiver to work at a double byte configuration

Status
Not open for further replies.

shaiko

Advanced Member level 5
Joined
Aug 20, 2011
Messages
2,644
Helped
303
Reputation
608
Reaction score
297
Trophy points
1,363
Activity points
18,302
Configuring the Arria V transceiver to work at a double byte configuration

Hello,

I asked this question already on alteraforum.com but got no answer...

My design - targeted for an Arria V GX FPGA requires an 8b/10b encoded single lane transceiver operating at 1.868 GHz.
I decided to use the Native Tranciever Phy IP core for this purpose:
https://www.altera.com/content/dam/a...user_guide.pdf


On the Tx side I'd like to send 2 bytes per a 93.44 MHz clock.
The document in the above link mentions that tx_parallel_data is 44 bits wide.
At page #272 table 10-13 describes a possible double byte configuration that would allow me to achieve the desired configuration.
It's called: "Double word data bus, byte serializer disabled".

Unfortunately, I can't find a way to configure the core to use this configuration...
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top