Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

[SOLVED] Determining the frequency of nco implemented in FPGA

Status
Not open for further replies.
Re: determining the frequency of nco implemented in fpga

but why system clock dont have 50 % duty cycle
Supplementing to what ads-ee already explained. You're no seeing the real frequency of the 50 MHz clock because it's undersampled, counting edges gives an apparent frequency of about 15 MHz (65 - 50 MHz).

You can try to run signal tap from a generated fast PLL clock, e.g. 200 to 300 MHz. Unfortunately it may upset design timing closure unless you declare the respective domain crossings as false path.
 
  • Like
Reactions: dipin

    dipin

    Points: 2
    Helpful Answer Positive Rating
Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top