Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

VHDL? Verilog? Verilog-A? Verilog-AMS?

Status
Not open for further replies.

Beardolphinaries

Member level 2
Joined
Aug 21, 2007
Messages
46
Helped
2
Reputation
4
Reaction score
1
Trophy points
1,288
Activity points
1,583
Hi, could anyone tell what's the difference among
VHDL, Verilog, Verilog-A and Verilog-AMS please?
Thanks a lot.
 

Dear Beardolphinaries :

I think:
VHDL / Verilog: for digital design and mixed mode simulate
verilog-A : for analog designer, not good idea for mixed mode mode simulate


mpig
 

Hello,

VHDL and Verilog are competitors and both are for digital design.
With Verilog-A you can program in your analog design some ideal digital cells.
Verilog-AMS is for mixed simulations.

olzanin
 

I use verilog for purely digital stuff.
VHDL is used mainly in Europe and Japan.
Not much in the US. Verilog-A to model analog stuff
when I need speedy sim time. Have not used Verilog-AMS yet but I think Verilog A is a subset of AMS.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top