Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
it is that minimum voltage(vertical force) one has to apply to push the substrate down so that a virtual horizontal channel may be formed between the drain and source to allow the flow of electrons(current) through that newly formed channel. Vgs is the voltage you apply and Vt is determined by the process technology.
you can refer sedra and smith or any classical electronic book for a more in depth analysis.
for a NMOS, if you would like to get a strong inversion region below its gate, the mimimun gate voltage is the threshold voltage. if the gate voltage become larger than the threshold voltage, the channel resistance become smaller, and the drain current will become larger.
in short , the drain current is produced by overdrive voltage and the drain voltage if the over-drive voltage is zero,the drain current will also become zero neglecting the sub-threshold region.
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.