Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Frequency Divider Circuit issue

Status
Not open for further replies.
As you can see from the following circuit screenshots, the M10 reset signal does not work in all situations.

JmZYeSO.png


uGBYiP0.png


Mrf1oQE.png


cPjgJ1t.png
 
Last edited:

I don think it can work async. The waveform is correct corresponding to the schematic which is only can be reset when clk is falling edge.
If you want something async, why don't you put a pmos on top of M9 and change M10 connecting output and ground. This can surely pull output to '0' whenever reset come in.
 


@sherline123

what do you mean by "put a pmos on top of M9" ?

In parallel OR In series with M9 ?
 

@sherline123

what do you mean by "put a pmos on top of M9" ?

In parallel OR In series with M9 ?

Series. Just like a NOR gate. This is async.
So you want synch or async?
 
Status
Not open for further replies.

Similar threads

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top