Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Static timing analysis

Status
Not open for further replies.

gaurp

Newbie level 2
Joined
Feb 7, 2019
Messages
2
Helped
0
Reputation
0
Reaction score
0
Trophy points
1
Activity points
18
How to completely explain interviewer about STA ? i have been using master slave flip and explaining the stuff from very basic with definitions to setup and hold time. but a pure guidance and expected answer would be great .
Additionally For all the STMicro guys , how should i approach to an interview in digital domain bieng a fresher. :roll:
 

if you go into a synthesis interview and start talking about flip flop architecture I can assure you that you will be perceived as naive. all flip-flops are master slave DFFs, no one uses anything else. you can appear to be wiser if you talk about corners, process variation, physical estimation, etc., all these complex elements that make synthesis much harder today than it was 20 years ago.
 
  • Like
Reactions: gaurp

    gaurp

    Points: 2
    Helpful Answer Positive Rating
Static Timing Analysis

Let us say we have a launch capture flip flops working on same clock and same edge.
Now if setup is critical , and there is hold violation how can we optimize it so that no violation occur
PS : I dont think there is any way except changing libraries , and using lvt cells/ hvt cells.
 

I don't understand your example. Hold violations are fixed by adding delay. In some cases, you sacrifice setup to fix hold. That's a very common trade-off.
 

Re: Static Timing Analysis

Let us say we have a launch capture flip flops working on same clock and same edge.
Now if setup is critical , and there is hold violation how can we optimize it so that no violation occur
PS : I dont think there is any way except changing libraries , and using lvt cells/ hvt cells.

Generally if you have a setup violation on a given path, you do not have hold violation on same path. You can probably have hold violation on some other fanin cone of endpoint which you can fix by adding buffers. Using lvt and hvt cells is a common practice. I am not sure what you are trying to ask here. Please ask specific questions with some realistic paths.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top