Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
In theory, both are affected by process variation in very similar ways. However, LVT cells are usually utilized in your critical paths, where process variation really hurts performance and timing closure. I'd say you are more worried about the effects on LVT cells, not necessarily because LVT cells suffer more from variation.
Subthreshold leakage is going to be more variable in LVT
since you are closer to the limiting gate drive (=GND).
I have also seen (in SOI particularly) that lightly doped
channels are more susceptible to outside influences such
as charging of local other-than-gate oxides.
But what you will see, depends on the foundry and flow,
and "how low is low?".
This site uses cookies to help personalise content, tailor your experience and to keep you logged in if you register.
By continuing to use this site, you are consenting to our use of cookies.