Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

DFT reset shielding functional reset

Status
Not open for further replies.

sythe

Junior Member level 2
Joined
May 2, 2007
Messages
20
Helped
4
Reputation
8
Reaction score
4
Trophy points
1,283
Activity points
1,411
To improve test-ability during scan we are thinking of splitting the functional reset in to 2 resets, being dft reset and system reset, during scan test mode.
Which means, while in scan test mode the tap controller can not be reset and the system reset will follow the reset input pin without being synchronized.
The ATPG tools can most probably get better coverage when it has control of the reset.

To gain control over the functional reset again:
- a power down is required
- the Tap controller needs to be put in test logic reset

I see a possible dead-lock/unwanted situation.

What is best practice in this case ?
We are pad limited so do not have the luxury to add a trts_n. Currently the trst_n is connected to system reset.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top