Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Throughput calculation on design in XIlinx

Status
Not open for further replies.

ramdin2006

Newbie level 5
Joined
Nov 2, 2016
Messages
9
Helped
0
Reputation
0
Reaction score
0
Trophy points
1
Activity points
90
How to calculate throughput, latency from a simulation of verilog design?
 

Latency is the number of clocks between inputting data and getting an output.
Throughput is calculated by inputing a known amount of data in a specific time frame, and multipying the value in bits/s. Depending on the design, you can usually calculate a theoretical throughput from the architecture, but you may have to measure it on real hardware for real life results.
 
Capture5.JPG

If this is the simulation result, what would be the latency and throughput of the design? Could you explain me. Thanks.
 

Without knowing the design, or seeing the code, I have no way of working that out from a very limit waveform.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top