Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

fast cmos comparator with LOW IDD?

Status
Not open for further replies.

electronrancher

Advanced Member level 1
Joined
Mar 24, 2002
Messages
447
Helped
46
Reputation
92
Reaction score
11
Trophy points
1,298
Activity points
6,935
fastest i can get is about 20ns with a 4-stage running off 5v VDD. Only problem is the Q current is 100uA.

I'd trade 10-20ns to cut that current down - anyone good at cmos comps? i find the slowest stage is the final stage that needs to switch from 0-VDD, anyone have creative solution for this?
 

Do you need a continous comparator or
clocked comparator is ok?
If so, you can go much faster and (<10ns)
with much less quiesscent current (10uA)

Another thing, is hysterisis ok? if so again
you can use cross coupled positive feedback
load to improve (speed/Iqq) ratio.
 
not clocked, but a little hystereisis (10-50mV) is always welcome.

on the topic of clocking, i have only seen fast clocked comparators when used in applications such as ADC, where a bank of comparators is strobed at the sampling instant, and all the values are read in parallel.

in my application, I will probably disable or reset the comparator for about 50ns, but then i need it to be active for about 250ns while my signals move around. if they cross at 60ns or 299ns i still need to trigger, so flash ADC comparators aren't good for me. continuous comparator most likely, but i will add a reset/shutdown regardless.

are you're a comparator guy?
 

I am rather an ADC guy.
Well, you can obtain best speed/propagation delay ratio from
clocked comparators (If you have fast clock within the system,
it is going to be equivalent to sampling). For the positive feedback load (if you use), be sure that you chose the transconductance of the cross coupled devices is equal to the diode connected load transistors. (if you go through the small signal analysis, you will find out that the gain is
gm_in/(gm_diode-gm_cross)) so the fastest operation condition occurs
when gm_diode is equal ot gm_cross
Good luck, it is not easy to design continous time comparator fast and low power.
 

I think I can use it to design my project.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top