Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Vertical PNP ERC error in Calibre:"NWELL Regions should be tied to POWER"

Status
Not open for further replies.

mixaloybas

Junior Member level 1
Joined
Dec 30, 2004
Messages
18
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,281
Activity points
390
Hello everyone,

I am currently designing a bandgap reference (BGR) circuit in IBM cms9flp.

Using Assura for LVS the circuit is shown to be correct (layout schematic match, and no extraction problems)

When I use Calibre the result is Correct again, there are no extraction problems, BUT there is an ERC error. The description of the error is:
ERC2
All NWELL Regions should be tied to POWER or most positive chip supply. FRom LVS deck, NWELL = NW NOT (N3 OR NWRES OR NW_RES)


but it points to my vertical pnps (I have taken care to properly bias the nwell all the PMOS in the circuit)

The base of the vpnp pcell is connected to the nwell. But in BGR circuits the collector and the base are both connected to ground. So, this nwell is connected to ground, and not to a POWER net, and thus, I get the ERC error.

But I believe there would be no problem in practice, since the collector (that is the substrate) and the base (that is the nwell) are both connected to ground, and thus the parasitic substrate-nwell diode will never get forward biased and conduct current.

According to this rule, I would get no error only if I connected the base of the vpnp to a POWER net eg VDD, but then the vpnp would be a useless device!! (because Veb would be zero or negative)

I think that there should be an exception in this rule, when the nwell belongs to a vpnp.

Has anybody faced this problem again?
I would appreciate I you shared your view in this issue.

Thank you very much in advance,
mixaloybas
 

Re: Vertical PNP ERC error in Calibre:"NWELL Regions should be tied to POWER"

I think that there should be an exception in this rule, when the nwell belongs to a vpnp.

Totally agree.

I don't have this process lib. But perhaps there exists an "exception" layer, which helps to avoid this dummy error message when applied over the device? I'd suggest to try and find it in the C@libre ERC (or, possibly, in the XTR) rules' set - search for your vpnp model name.
 
Re: Vertical PNP ERC error in Calibre:"NWELL Regions should be tied to POWER"

Thank you very much for your reply erikl!

It is a relief that you also considered this as a dummy error message! I hope the boss does too!
As for your suggestion it was surely to the right direction. However, I searched in all the rule files for the model, for the specific layers of the device and for NWell rules, but had no success on finding such an exception layer (though I found some exceptions regarding ESD devices).
If I receive an official answer from IBM I will keep you informed.

Thank you again,
mix
 

Re: Vertical PNP ERC error in Calibre:"NWELL Regions should be tied to POWER"

I have seen some process kits where there is another metal
layer used for power routing, which ends up Boolean'd to the
same layer as signal but is checked additionally (like MET1 and
PMET1). POWER is not a normal net name but probably in the
extract deck there is some logic going on. Maybe you have to
tag your layout net somehow. Go and grep the rules decks
(if they are unencrypted) for 'POWER' and follow the yellow
brick road.
 

Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top