Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Question about sync FET conduction in synchronous buck

Status
Not open for further replies.

analog_match

Member level 2
Joined
Nov 4, 2008
Messages
50
Helped
0
Reputation
0
Reaction score
0
Trophy points
1,286
Location
USA
Activity points
1,641
In a synchronous buck when the sync FET conducts, the current will have to flow from gnd up to drain because the inductor current will flow in that direction. For this to happen the drain will have to be more negative than the source. Is this the correct explanation. I am usually used to seeing NMOS drain at higher potential than src and current flowing from drain to src.
 

Simply assume an almost constant Rdson for |Vds| << Vgs,threshold. The Vds polarity doesn't matter in this region.
For Vds < -0,5V, the substrate diode starts to conduct, of course.
 

you got it.

the trick is to know WHEN body diode starts to connect so that you can quickly turn ON your mosfet..

Mr.Cool
 

I guess what y'all are saying is since the FET is in the linear region when on it behaves as a resistor and current flow can be in any direction. Thanks for help on this.
 

No it is not in linear region.

The excellent sync buck is not that great because you have dead time for the fets...so when the series fet goes on, you will get a momentary large spike of current going through the shunt fet. -giving big switching loss for the shunt fet
 

Status
Not open for further replies.

Similar threads

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top