Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.
in power dissipation i think the second one will dissipate more compared to the first one because it always connected to vdd so there must be always a minimam level of power dissipation even when the input is zero.
here are the links for the above mentioned magazines
EFY – India's first magazine on Electronics news, Products, Components, Industry: electronicsforu.com
Nuts and Volts
---------- Post added at 17:54 ---------- Previous post was at 17:52...
the second circuit that you have given might work it depend on the timing of the components.what i mean is that the flipflop input required to be present for some delay before the clock arrive inorder to work correctly.here the clock is fed from the xor.the only time delay between the input and...
please help me to connect the database like access,excel in VB6......
please mention how to read write create these databases
i only have basic knowlege
f you can please also mention how to controll parallel port using vb6..