Continue to Site

Welcome to EDAboard.com

Welcome to our site! EDAboard.com is an international Electronics Discussion Forum focused on EDA software, circuits, schematics, books, theory, papers, asic, pld, 8051, DSP, Network, RF, Analog Design, PCB, Service Manuals... and a whole lot more! To participate you need to register. Registration is free. Click here to register now.

Question on the ESD protection failed test

Status
Not open for further replies.

chang830

Full Member level 5
Joined
Feb 11, 2006
Messages
267
Helped
14
Reputation
28
Reaction score
3
Trophy points
1,298
Activity points
3,424
Hi,
I have a question on the ESD protection. We have taped out a mixed chip moths ago and the silicon has returned. We are measuring it now. The function is good but the ESD test failed. We are very depressed about it. We have 16 pins and four pins did not pass the 2000V test in human body mode. Pls. see the attached the ESD strategy for our design.

From the diagram, we can see that the ESD discharge path is the analog VDDA/GNDA for all the pins. We take the digital VDDD and GNDD as a normal I/O pin. But concerning the VDDD and GNDD bounce(we have the concern the bounce will reach up to 0.7V and fault trigger the ESD), we only put half diode clamp on them, respectively. So, it is not a really I/O pin.

The ESD test showed that the four pins failed. Three digital output pin which is the CMOS output and one analog pin.Three digital output pin did not pass the negative pulse to GNDA strike. And moreover, two of them did not pass the positvie/negative pulse to IO. The analog pin did not pass the negative pulse ot IO.


We have no idea what happed on our ESD strategy. Would any ESD experts can help me?

Thanks a lot!
 

Re: ESD help

some expert has told me ,ESD current just like flood rush into a city,
and you just find if there are huge trench let them go. I think GNDA to VDDD
have the same diode with the Digital I/O ,just like two same trench,maybe have
two direction,maybe choose the VDDD can damage the circuit.
and more ,I think there are no power cut diode GNDA &GNDD,VDDA & VDDD .
My opinion is any power supply ,there should be power-cut .
 

    chang830

    Points: 2
    Helpful Answer Positive Rating
ESD help

Hello chang,
suggestions/comments:
Are you relying only on the snap back action of the pmos/nmos for clamp action? Or do you have any separate RC based clamps in the circuit? Sometimes, diode based clamps' snapback voltage is very close to its breakdown voltage thereby not providing much help. You might wanna check the difference between the breakdown Voltage and snapback voltage. I also hope you have distributed the clamps evenly throughout the chip.
2. Are VDDA and VDDD (or GNDD and GNDA) two separate pins? If so, how come there are no back to back diodes between them to protect zaps from each other.
3. Reading your results:
a. you say that when there is a negative zap to gnda from the digital pin, I am assuming you negative zap the gnda pin keeping the digital pin to ground. This means that the ESD discharge path is from gnda to through the breakdown voltage of the clamp to one of the fwd biased PMOS protection diodes to the digital pins.
b. you say that +/- pulse between IOs did not pass. Meaning that the clamp is in the ESD discharge path in +/- zap.

My guess (if the layout is good enough, the ESD path is not a layouted out to have a a huge delay, and the diodes when fwd biased can take the current) would be that your clamp is the weak path in your ESd strategy. Like I said before, usually in a low voltage CMOS process, RC based time clamps are used to avoid the problems of having the MOS diode-breakdown and snap back voltage close to each other. Also, I dont know if you have many distributed clamps evenly throughout the chip. It usually is a good idea.

Did you decap the parts after zap to find out where the ESD damage has occured?
 

    chang830

    Points: 2
    Helpful Answer Positive Rating
ESD help

we have meet the same issues, and the chip failed at postive zap test, we are debug it now, hope we can succeed.
 

ESD help

We have had many ESD issues in the past. In about 80% of the cases the clamp was the issue. Also you might want to check from the customer what the "real" ESD requirement is. Sometimes I have seen that lower ESD ratings (500HBM) are fine. Before investing a lot of time, I usually try to make sure if the ESD issue is indeed a real issue or it is blown out of proportion by people. However, it is always good to find out the cause of the ESD failure.

good Luck!!
 

Re: ESD help

cellphone said:
Hello chang,
suggestions/comments:
Are you relying only on the snap back action of the pmos/nmos for clamp action? Or do you have any separate RC based clamps in the circuit? Sometimes, diode based clamps' snapback voltage is very close to its breakdown voltage thereby not providing much help. You might wanna check the difference between the breakdown Voltage and snapback voltage. I also hope you have distributed the clamps evenly throughout the chip.
2. Are VDDA and VDDD (or GNDD and GNDA) two separate pins? If so, how come there are no back to back diodes between them to protect zaps from each other.
3. Reading your results:
a. you say that when there is a negative zap to gnda from the digital pin, I am assuming you negative zap the gnda pin keeping the digital pin to ground. This means that the ESD discharge path is from gnda to through the breakdown voltage of the clamp to one of the fwd biased PMOS protection diodes to the digital pins.
b. you say that +/- pulse between IOs did not pass. Meaning that the clamp is in the ESD discharge path in +/- zap.

My guess (if the layout is good enough, the ESD path is not a layouted out to have a a huge delay, and the diodes when fwd biased can take the current) would be that your clamp is the weak path in your ESd strategy. Like I said before, usually in a low voltage CMOS process, RC based time clamps are used to avoid the problems of having the MOS diode-breakdown and snap back voltage close to each other. Also, I dont know if you have many distributed clamps evenly throughout the chip. It usually is a good idea.

Did you decap the parts after zap to find out where the ESD damage has occured?

Hi cellphone,
We did not decap the parts. But, we do some dc measurements and basically conclude that the NMOS transistor of the output inverter driver is damaged. The PMOS transistor is OK.

Also, another information, we seperate the sub into analog domain and digital domain, they are tied to the GNDA and GNDD,respectively.

Would u help to find why it failed?

Thanks
 

ESD help

Chang,

I will try my best to you help you. I am writing quite a few questions. I dont expect you to answer them all to me. This is just to see if you have thought about all these ideas.
Questions/Comments:
1. Is GNDA and GNDD tied together when you do the ESD testing? Is it tied together anywhere internally in the chip? Or are they two separate pins? If they are separate pins, can you tie them together when you do the ESD testing?
2. Did you separate all the pins and zap all combinations? If so, are the ESD failures consistant with what you are saying about the 4 pins failing?
My advise would be to have one part for each type of zap. This is because if you zap a part that is already zapped, it might fail prematurely as the part has already undergone stress.
3. I do not see anything wrong with your ESD strategy except I do not know what the difference is between the snap-back voltage and breakdown voltage of the ESD clamp diode in your process. If they are not much different, the ESD clamp diode is not giving you much help as it is clamping close to its breakdown voltage which can be high (~7-8V) depending on your process. Usually I have used RC based ESDs for clamps and I usually space them evenly throuhout the chip. For e.g. in the last chip we did we required an ESD rating of 8kV HBM and we ended up using >25 clamps around the chip which was about 1.5sqmm.
4. For the combinations of the pins that are failing, please look at the ESD discharge path and compare it with the circuit discharge path and make sure the ESD discharge path acts before the circuit path can act. For this you'll have to know the breakdown and the snap back voltage of the ESD clamp diode.
5. I hope that the ESD ratings for the pins that are failing ESD are at least >500V HBM. Is this so? If this is true, can you convince your dept to go ahead with the current design? (I am assuming you don't have any or do not want to make any more changes in the design). Many times what I have seen is that the ESD ratings are over-rated. Does your application really need this high an ESD? And, is this a regular ESD spec (HBM or MM).
6. When you did your DC measurements, did you check to see if the diodes from the output to Vdd and gnd are all intact and not damaged? In fact, I would recommend you check which diodes are intact to make sure that all the diodes can take the ESD current.
7. It would be good if you could decap some parts to see where the failures occur.
8. Although it is very difficult to see this effect in the simulation, if the breakdown voltages of the diodes are modelled, you can at the very least try to charge a cap (in simulation) to 2000V or whatever the ESD spec is and discharge it in the interested pin as you would in an ESD test and see where the resulting current goes. You will of course not see any damage in the simulation, but you might be able to see where the current path is.

Do let me know how it goes. I'll be constantly checking. If you have more questions please do ask.
 

    chang830

    Points: 2
    Helpful Answer Positive Rating
Re: ESD help

cellphone said:
Chang,

I will try my best to you help you. I am writing quite a few questions. I dont expect you to answer them all to me. This is just to see if you have thought about all these ideas.
Questions/Comments:
1. Is GNDA and GNDD tied together when you do the ESD testing? Is it tied together anywhere internally in the chip? Or are they two separate pins? If they are separate pins, can you tie them together when you do the ESD testing?
[chang]they are seperate pins. Yes, we tried to tie them together.We do this test is to hope it pass, because they are in fact connected together in PCB. But, it failed again. The results showed that it is just contrary to the previous test. Still the same four pins failed. Three digital output pin which is the CMOS output and one analog pin. Three digital output pin did not pass the positive pulse to GNDA strike. And moreover, two of them did not pass the positive pulse to IO and one of them did not pass the negative pulse to IO.The analog pin did not pass the negative pulse of IO.


2. Did you separate all the pins and zap all combinations? If so, are the ESD failures consistant with what you are saying about the 4 pins failing?
My advise would be to have one part for each type of zap. This is because if you zap a part that is already zapped, it might fail prematurely as the part has already undergone stress.
[chang]we contracted it to another company for the ESD test. It is tested with called standard mode.I.e,the device is under test for one pin while connected all others together.

3. I do not see anything wrong with your ESD strategy except I do not know what the difference is between the snap-back voltage and breakdown voltage of the ESD clamp diode in your process. If they are not much different, the ESD clamp diode is not giving you much help as it is clamping close to its breakdown voltage which can be high (~7-8V) depending on your process. Usually I have used RC based ESDs for clamps and I usually space them evenly throuhout the chip. For e.g. in the last chip we did we required an ESD rating of 8kV HBM and we ended up using >25 clamps around the chip which was about 1.5sqmm.
4. For the combinations of the pins that are failing, please look at the ESD discharge path and compare it with the circuit discharge path and make sure the ESD discharge path acts before the circuit path can act. For this you'll have to know the breakdown and the snap back voltage of the ESD clamp diode.
5. I hope that the ESD ratings for the pins that are failing ESD are at least >500V HBM. Is this so? If this is true, can you convince your dept to go ahead with the current design? (I am assuming you don't have any or do not want to make any more changes in the design). Many times what I have seen is that the ESD ratings are over-rated. Does your application really need this high an ESD? And, is this a regular ESD spec (HBM or MM).
[chang]Unfortunatly, we test the ESD from 1000V, 500V step. The HBM >2000V, we hope to expect it to replace a product which has this spec.
6. When you did your DC measurements, did you check to see if the diodes from the output to Vdd and gnd are all intact and not damaged? In fact, I would recommend you check which diodes are intact to make sure that all the diodes can take the ESD current.
[chang]We again do the DC measurements for the second ESD test which tied the VDDD and VDDA,FNDD and GNDA together. This time also showed that the NMOS Tr failed.

7. It would be good if you could decap some parts to see where the failures occur.
[chang]But the cost exceed our capability.:-(
8. Although it is very difficult to see this effect in the simulation, if the breakdown voltages of the diodes are modelled, you can at the very least try to charge a cap (in simulation) to 2000V or whatever the ESD spec is and discharge it in the interested pin as you would in an ESD test and see where the resulting current goes. You will of course not see any damage in the simulation, but you might be able to see where the current path is.
[chang] we used the ggnmos as my clamp dioide. we are not sure if the breakdown model is included in spice/lib.

Do let me know how it goes. I'll be constantly checking. If you have more questions please do ask.

we have made some metal fix to strenthen the ESD capability. Will communicate with u when we have new test results.

Anyway, thanks a lot for the great help.
 

Re: ESD help

Hello Chang,

1) For IO to IO (digital) ESD, NMOS of output driver is the key device for ESD zap. So, the negative and positive modes are both failed shows that the output inverter driver should be re-configured or layout it carefully. Failure analysis is good method to find the detail location.


2)For Digital IO to GNDA negative zap, the designed current path is the NMOS diode and the size is larger enough. So the failure should be induced by other reasons.
 
  • Like
Reactions: junsik

    junsik

    Points: 2
    Helpful Answer Positive Rating
Status
Not open for further replies.

Part and Inventory Search

Welcome to EDABoard.com

Sponsor

Back
Top