\GLCDPWM_2:PWMUDB:status_1\/q |
\GLCDPWM_2:PWMUDB:genblk8:stsreg\/status_1 |
1.564 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell16 |
U(0,1) |
1 |
\GLCDPWM_2:PWMUDB:status_1\ |
\GLCDPWM_2:PWMUDB:status_1\/clock_0 |
\GLCDPWM_2:PWMUDB:status_1\/q |
1.250 |
Route |
|
1 |
\GLCDPWM_2:PWMUDB:status_1\ |
\GLCDPWM_2:PWMUDB:status_1\/q |
\GLCDPWM_2:PWMUDB:genblk8:stsreg\/status_1 |
2.314 |
statusicell1 |
U(0,1) |
1 |
\GLCDPWM_2:PWMUDB:genblk8:stsreg\ |
|
HOLD |
-2.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\GLCDPWM_2:PWMUDB:status_0\/q |
\GLCDPWM_2:PWMUDB:genblk8:stsreg\/status_0 |
1.573 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell15 |
U(0,1) |
1 |
\GLCDPWM_2:PWMUDB:status_0\ |
\GLCDPWM_2:PWMUDB:status_0\/clock_0 |
\GLCDPWM_2:PWMUDB:status_0\/q |
1.250 |
Route |
|
1 |
\GLCDPWM_2:PWMUDB:status_0\ |
\GLCDPWM_2:PWMUDB:status_0\/q |
\GLCDPWM_2:PWMUDB:genblk8:stsreg\/status_0 |
2.323 |
statusicell1 |
U(0,1) |
1 |
\GLCDPWM_2:PWMUDB:genblk8:stsreg\ |
|
HOLD |
-2.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\GLCDPWM_1:PWMUDB:genblk1:ctrlreg\/control_7 |
\GLCDPWM_1:PWMUDB:runmode_enable\/main_0 |
2.600 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
controlcell1 |
U(0,0) |
1 |
\GLCDPWM_1:PWMUDB:genblk1:ctrlreg\ |
\GLCDPWM_1:PWMUDB:genblk1:ctrlreg\/clock |
\GLCDPWM_1:PWMUDB:genblk1:ctrlreg\/control_7 |
0.360 |
Route |
|
1 |
\GLCDPWM_1:PWMUDB:control_7\ |
\GLCDPWM_1:PWMUDB:genblk1:ctrlreg\/control_7 |
\GLCDPWM_1:PWMUDB:runmode_enable\/main_0 |
2.240 |
macrocell11 |
U(0,0) |
1 |
\GLCDPWM_1:PWMUDB:runmode_enable\ |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\GLCDPWM_2:PWMUDB:genblk1:ctrlreg\/control_7 |
\GLCDPWM_2:PWMUDB:runmode_enable\/main_0 |
2.700 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
controlcell2 |
U(0,1) |
1 |
\GLCDPWM_2:PWMUDB:genblk1:ctrlreg\ |
\GLCDPWM_2:PWMUDB:genblk1:ctrlreg\/clock |
\GLCDPWM_2:PWMUDB:genblk1:ctrlreg\/control_7 |
0.360 |
Route |
|
1 |
\GLCDPWM_2:PWMUDB:control_7\ |
\GLCDPWM_2:PWMUDB:genblk1:ctrlreg\/control_7 |
\GLCDPWM_2:PWMUDB:runmode_enable\/main_0 |
2.340 |
macrocell14 |
U(0,1) |
1 |
\GLCDPWM_2:PWMUDB:runmode_enable\ |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\GLCD_UPDATE:Sync:ctrl_reg\/control_0 |
Net_1953/clk_en |
2.846 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
controlcell4 |
U(1,0) |
1 |
\GLCD_UPDATE:Sync:ctrl_reg\ |
\GLCD_UPDATE:Sync:ctrl_reg\/busclk |
\GLCD_UPDATE:Sync:ctrl_reg\/control_0 |
0.620 |
Route |
|
1 |
Net_199 |
\GLCD_UPDATE:Sync:ctrl_reg\/control_0 |
Net_1953/clk_en |
2.226 |
macrocell9 |
U(1,0) |
1 |
Net_1953 |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\GLCDPWM_1:PWMUDB:sP8:pwmdp:u0\/cl0_comb |
Net_1889/main_1 |
3.008 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
datapathcell1 |
U(0,0) |
1 |
\GLCDPWM_1:PWMUDB:sP8:pwmdp:u0\ |
\GLCDPWM_1:PWMUDB:sP8:pwmdp:u0\/clock |
\GLCDPWM_1:PWMUDB:sP8:pwmdp:u0\/cl0_comb |
0.780 |
Route |
|
1 |
\GLCDPWM_1:PWMUDB:cmp1_less\ |
\GLCDPWM_1:PWMUDB:sP8:pwmdp:u0\/cl0_comb |
Net_1889/main_1 |
2.228 |
macrocell7 |
U(0,0) |
1 |
Net_1889 |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\/cl0_comb |
Net_1806/main_1 |
3.072 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
datapathcell2 |
U(0,1) |
1 |
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\ |
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\/clock |
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\/cl0_comb |
0.780 |
Route |
|
1 |
\GLCDPWM_2:PWMUDB:cmp1_less\ |
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\/cl0_comb |
Net_1806/main_1 |
2.292 |
macrocell3 |
U(0,1) |
1 |
Net_1806 |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\/cl0_comb |
\GLCDPWM_2:PWMUDB:prevCompare1\/main_0 |
3.072 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
datapathcell2 |
U(0,1) |
1 |
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\ |
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\/clock |
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\/cl0_comb |
0.780 |
Route |
|
1 |
\GLCDPWM_2:PWMUDB:cmp1_less\ |
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\/cl0_comb |
\GLCDPWM_2:PWMUDB:prevCompare1\/main_0 |
2.292 |
macrocell12 |
U(0,1) |
1 |
\GLCDPWM_2:PWMUDB:prevCompare1\ |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\/cl0_comb |
\GLCDPWM_2:PWMUDB:status_0\/main_1 |
3.072 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
datapathcell2 |
U(0,1) |
1 |
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\ |
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\/clock |
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\/cl0_comb |
0.780 |
Route |
|
1 |
\GLCDPWM_2:PWMUDB:cmp1_less\ |
\GLCDPWM_2:PWMUDB:sP8:pwmdp:u0\/cl0_comb |
\GLCDPWM_2:PWMUDB:status_0\/main_1 |
2.292 |
macrocell15 |
U(0,1) |
1 |
\GLCDPWM_2:PWMUDB:status_0\ |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|
\GLCDPWM_2:PWMUDB:prevCompare1\/q |
\GLCDPWM_2:PWMUDB:status_0\/main_0 |
3.545 |
|
Type |
Location |
Fanout |
Instance/Net |
Source |
Dest |
Delay (ns) |
macrocell12 |
U(0,1) |
1 |
\GLCDPWM_2:PWMUDB:prevCompare1\ |
\GLCDPWM_2:PWMUDB:prevCompare1\/clock_0 |
\GLCDPWM_2:PWMUDB:prevCompare1\/q |
1.250 |
Route |
|
1 |
\GLCDPWM_2:PWMUDB:prevCompare1\ |
\GLCDPWM_2:PWMUDB:prevCompare1\/q |
\GLCDPWM_2:PWMUDB:status_0\/main_0 |
2.295 |
macrocell15 |
U(0,1) |
1 |
\GLCDPWM_2:PWMUDB:status_0\ |
|
HOLD |
0.000 |
Clock |
|
|
|
|
Skew |
0.000 |
|